# Evolvable Hardware: Tutorial

#### Lukáš Sekanina

Faculty of Information Technology Brno University of Technology Brno, Czech Republic http://www.fit.vutbr.cz/~sekanina sekanina@fit.vutbr.cz



GECCO 2007 London, July 7, 2007





Copyright is held by the author/owner(s). GECCO'07, July 7–11, 2007, London, England, United Kingdom. ACM 978-1-59593-698-1/07/0007.













# Advantages of evolutionary design (2)

 "The challenge of conventional design is replaced with that of designing an evolutionary process that automatically performs the design in our place. *This may be harder than doing the design directly*, but makes autonomy possible." (A. Stoica)

11

# Two views

- Practical viewpoint: How to obtain the required behavior by means of EA?
  - Assumptions, current limitations, achievements ...?
- Theoretical viewpoint: Is there any impact of the evolutionary circuit design on theoretical computer science and AI?
  - What is the relationship between formal computational structures and evolved physical systems?

12





# <section-header><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item><list-item>







# Xilinx Virtex 2 Pro

- The FPGA currently used.
- Virtex 4 and 5 are also available; however no experience within the EHW community
- an array of CLBs
- embedded 18b multipliers, 16kb SRAMs
- rocket IO ports (max. 3.125 Gb/s)
- 2 PowerPC processors (400 MHz)
- · partial reconfiguration
- ICAP internal configuration access port

# **Reconfiguration of Virtex FPGAs**

- A frame is the smallest reconfigurable unit it refers to a one bit wide column of the configuration memory.
- 48 frames have to be reconfigured to modify one CLB column.
- Configuration modes: serial, parallel and standard boundary scan mode.
- A circuit inside the FPGA (such as MicroBlaze processor core) can change the configuration of the FPGA through ICAP
- The format of the configuration bitstream is not completely documented.
- · How to perform runtime partial reconfiguration:
  - modules (with well-defined interfaces) are exchanged between configurations
  - it is possible to change some bits of selected parts of the configuration bitstream (e.g. using JBits – Java API)
  - difficult to perform evolution directly at the bitstream level



http://www.atmel.com/products/FPSLIC/

- AT94K FPSLIC
  - AVR microcontroller
  - AT90K FPGA
- a dynamic partial reconfiguration supported!
- · it is possible to obtain the format of the configuration bitstream
- AVR can configure FPGA
- a much smaller device than Virtex!





21

# Domain knowledge

- the complexity of a problem for EA
- the level of innovation that we can obtain
- Example: Digital filter design
  - Much knowledge: An eight tap FIR filter structure is assumed. EA is used to find 8 coefficients of FIR filter. A chromosome contains values of C0-C7. Chromosome size: 8x16 = 128 bits. No innovative solutions.
  - Little knowledge: A set of building blocks is specified. EA is used to put them together to perform the filtering task. A chromosome contains a complete description of the filter. Chromosome size is approx. 1000 bits. Novel solutions can be discovered. However, the problem is hard.







#### Where EA is implemented PC/cluster ٠ - the most common case DSP (digital signal processor) - example: JPL's SABLES FPGA as a special circuit - as a program for a processor (e.g. MicroBlaze) created using the reconfigurable logic of FPGA - as a program for an internal processor available in the FPGA (PowerPC, AVR) ASIC (application specific integrated circuit) - e.g. some commercial evolvable hardware chips from AITS, Japan If EA and reconfigurable device are implemented on the same FPGA (or ASIC) then a very fast internal configuration interface can be established. 27

# **Typical scenarios**

- · Evolutionary circuit design
  - EA is used in the design phase only (EA is not a part of the target system).
  - We are interested in the result of evolution.
  - Novel and innovative solutions are sought.
- · Evolvable systems
  - EA is typically a part of the target system.
  - EA is used during the operational time to ensure
    - adaptation and/or
    - functional recovery
    - when the specification is redefined, HW is corrupted or the environment is changed.
  - Examples: adaptive image compression, adaptive prosthetic hand controller, …

# Extrinsic vs Intrinsic Evolution

- Extrinsic evolution
  - candidate solutions are evaluated using a SW simulator (PSpice, digital circuit simulators, quantum circuit simulators, ...)
- Intrinsic evolution (a crucial feature of evolvable HW)
  - candidate solutions are evaluated in a physical hardware
  - evolution can utilize various resources (features of a given piece of materio, temperature, external signals, ...) to build the solution
    - initially demonstrated by A. Thompson in 1995
    - mixtrinsic evolution introduced to eliminate these effects (Stoica et al, 2000)
    - exploited by Harding and Miller (to evolve digital circuits in liquid crystals) and others

29





# Extrinsic evolutionary circuit design: Results

Conventional multipliers of 2x2b – 4x4b improved!

- approx. 18% reduction in gate count.
- time of evolution grows exponentially with the growing number of inputs
- J. Miller et al, University of York, UK: http://www.elec.york.ac.uk/intsys/users/jfm7/









#### Intrinsic evolution in FPGA (A. Thompson) http://www.cogs.susx.ac.uk/users/adrianth/ade.html

- Task: In FPGA XC6216, find a circuit which gives log. 1 when f<sub>input</sub> = 10kHz and log. 0 when f<sub>input</sub> = 1kHz.
- Thompson evolved a very strange solution which is completely outside the space of conventional designs.
- The resulting configuration works correctly only for the FPGA where it was evolved.
- Impossible to fully understand how the evolved circuit works.
- EA can exploit physical properties of a given platform!

37

#### Extrinsic evolution of analog circuits (J. Koza) http://www.genetic-programming.org GP-based system – a program is evolved which modifies the embryo. development of an embryonic circuit candidate circuits evaluated RS≷ embryo using PSpice RL 1.000-Pentium parallel cluster computer used VS GP reinvented more than 30 previously patented inventions in the area of analog circuit design 38

## Polymorphic gates Stoica et al., http://ehw.jpl.nasa.gov

- Polymorphic gates perform two or more logic functions.
- Logic functionality of a polymorphic gate is determined in a non-traditional way: by the level of Vdd (power supply voltage), temperature, light etc.
- Example: evolved NAND/NOR gate operates as NAND for Vdd = 3.3V and as NOR for Vdd = 1.8V. (only 6 transistors, fabricated using CMOS HP 0.5u)
- Stoica, A. et al. : Taking Evolutionary Circuit Design From Experimentation to Implementation. IEE Proc.-Comp. Digit. Tech. Vol. 151(4) (2004) 295-300



# Evolution in materio

(Miller & Harding, www.evolutioninmaterio.com)

- EA used to find values and positions of configuration voltages in order to manipulate with a suitable materio (liquid crystals used).
- The orientation of liquid crystal molecules can be controlled using electric field.
- Changing the orientation of molecules alters optical and electrical properties of liquid crystals.
- Tone discriminator, robot controller and other circuits evolved directly in liquid crystals.

41

# NanoCell

#### http://www.jmtour.com

- The nanocell is a 2D network of self-assembled metallic particles connected by molecular switches.
- The nanocell is surrounded by a small number of lithographically defined access leads.
- The nanocell is not constructed as a specific logic gate the logic is created in the nanocell by training it postfabrication by changing the states of the molecular switches.
- In particular, nitroaniline molecules are switched through voltage pulses.
- The training algorithm does not know the connections within the nanocell or the locations of the switches. However, the configuration can be changed by voltage pulses applied to the I/O pins.
- · Various molecular logic circuits evolved.







#### Problems in adaptive hardware The speed of evolution >> the speed of changes in the environment - In the example: EA is able to find a filter in 15 sec; however, several runs are needed to find a good filter. The environment is changed in order of minutes. • EA as a stochastic algorithm can fail in a particular run. The design of fitness function is difficult - The fitness function usually requires a reference signal which is difficult to obtain. · In the example: We do not know the perfect image in each moment. - A possible solution is to monitor some global system characteristics (such as performance etc.) and use them in the fitness function. · In the example: We could optimize with the aim of keeping the average pixel intensity at a certain level. Not necessarily sufficient. 46

# Application classes (according to changes in the specification/environment)

- Embedded evolutionary design
  - spec. is not often changed
  - EA is started (e.g. manually) when it is needed
  - example: functional recovery, post-fabrication calibration
- Self-triggered evolution
  - spec. is changed (and EA is started) in the well-defined time points
  - example: image compression
- Adaptive systems
  - spec. is often changed
  - EA runs continuously with the goal to supply as good solution as possible for a given situation

47

- two reconfigurable devices can be utilized
- example: adaptive signal processing
- Online evolution
  - population of "individuals" (e.g. robots) coevolves

Real-world applications of EHW from AIST, Japan http://unit.aist.go.jp/asrc/asrc-5/index\_en.html

- image compression chip
- · prosthetic hand controller
- postfabrication calibration of integrated circuits a communication systems
- · adaptive clock timing adjustment
- etc.

#### Evolvable hardware is successful at the Human-Competitive Results Competitions (The Hummies) at GECCO

J. Koza: We say that an automatically created result is "human-competitive" if it satisfies one or more of the eight criteria below.

- (A) The result was patented as an invention in the past, is an improvement over a
  patented invention, or would qualify today as a patentable new invention.
- (B) The result is equal to or better than a result that was accepted as a new scientific result at the time when it was published in a peer-reviewed scientific journal.
- (C) The result is equal to or better than a result that was placed into a database or archive of results maintained by an internationally recognized panel of scientific experts.
- (D) The result is publishable in its own right as a new scientific result *independent* of the fact that the result was mechanically created.
- (E) The result is equal to or better than the most recent human-created solution to a long-standing problem for which there has been a succession of increasingly better human-created solutions.
- (F) The result is equal to or better than a result that was considered an achievement in its field at the time it was first discovered.
- . (G) The result solves a problem of indisputable difficulty in its field.
- (H) The result holds its own or wins a regulated competition involving human contestants (in the form of either live human players or human-written computer programs).

Human-competitive results awarded in areas (from Koza's books and Hummies 2004 – 2006)

7

7

4

Δ

2

- Analog circuit design 26 results
- Quantum circuit design 8
- Physics
- Digital circuits/programs
- Classical optimization 5
- Game strategies
- Chemistry
- Antenna design
- Mathematics



# Main problems of EHW

 Scalability of representation: large systems ⇒ longer chromosomes ⇒ large search spaces ⇒ inefficient search

- Solutions proposed: functional-level evolution, development, incremental evolution, ...

- Evaluation time usually grows exponentially with the linearly increasing complexity of required circuits
  - Solution: use training set, estimate fitness, ...
- No guarantee that evolved circuits will work correctly in other environments.
- · A suitable result is not provided in each run of EA.
- It is not easy to find suitable applications!





12:04

56

S4

12:03

S3



 It does not have to assume a particular computational formalism (to which the physical system exhibits a state-to-state correspondence), but can be related to computations described by any computational formalism via the function that these computations give rise.

Scheutz, M.: When Physical Systems Realize Functions ... Minds and Machines. 9(2), 161-196 (1999)

# G. Piccicini

- A computing mechanism is a mechanism whose proper function is to obtain certain output strings of tokens from certain input strings (and internal states), according to a general rule that applies to all inputs and outputs.
- An optimal account of computing mechanisms should satisfy the six desiderata:
- 1. Paradigmatic computing mechanisms compute.
- 2. Paradigmatic non-computing systems don't compute.
- 3. Computation is observer-independent.
- 4. Computations can go wrong.
- 5. Some computing mechanisms are not computers.
- 6. Program execution is explanatory.
- This account of computing mechanisms ``... allows us to formulate the question of whether a mechanism computes as an empirical hypothesis, to be decided by looking at the functional organization of the mechanism. It allows us to formulate a clear and useful taxonomy of computing mechanisms and compare their computing power".

Piccinini, G.: Computations and Computers in the Sciences of Mind and Brain. PhD thesis, University of Pittsburgh (2003) pp 323

# C. Johnson

#### What Kinds of Natural Processes Can be Regarded as Computations?

- An important characteristic of computing is. . . "that symbols within the system have a consistent interpretation throughout the computation, or at least if they do not there is a component of the system which explains how the interpretation of the symbols changes as the computation progresses".
- That is, any external system which observes and/or initiates a computation must declare in advance how it is going to interpret those symbols.
- If there is not a consistent allocation of symbols then transformations are meaningless.
- It is important to make a distinction between consistent and deterministic here; this property does not exclude probabilistic actions being included in computations.

Johnson, C. G.: What Kinds of Natural Processes Can be Regarded as Computations? In: Computation in Cells and Tissues: Perspectives and Tools of Thought. Paton T. (ed) (Springer, Berlin Heidelberg New York 2004) 59



# Is RD (configured by *C* and calculating *F*) a computing mechanism?

- <u>Yes</u>
  - If it is sufficient that
    - the interpretation of inputs and outputs is defined before EA is started and
    - nothing is known about the internal behavior of RD.
  - If RD is a computing mechanism then the functions computable by RD are also computable by the Turing machine.

61

# Is RD (configured by *C* and calculating *F*) a computing mechanism?

- <u>No</u>
  - Symbols/physical phenomena inside RD must have a consistent interpretation which is established before EA is started.
  - However, it is impossible to define this interpretation before EA is started. EA can utilize "whatever" to implement *F*.
  - Unfortunately, it is also impossible (in general) to introduce this interpretation at the end of evolution, after an inspection of RD!
    - EA is able to utilize physical phenomena which have not been discovered by scientists so far.
    - Bartels et al.: Learning from Learning Algorithms: Applications to attosecond dynamics of high-harmonic generation. PHYSICAL REVIEW A 70(1):1-5, 2004

62

#### EA can generate behaviors that are not known to be physically possible The winner of Humies 2005

- Bartels et al used EA to shape laser pulses to optimize a quantum process.
- mJ-energy pulses from a 1 kHz repetition-rate laser system were focused into a 175 um diameter argon-filled hollow waveguide. This creates a phase-matched comb of harmonics containing the 23<sup>rd</sup> - 31<sup>st</sup> orders.
- A deformable mirror pulse shaper was then used to selectively optimize the 27th harmonic, while simultaneously suppressing the 25th and 29th orders.
- By optimizing the process of high-harmonic generation using shaped light pulses, a large data set was generated and statistically analyzed. This behavior was then compared with theoretical predictions (to verify understanding of the attosecond dynamics of high-harmonic generation) and an anomalous region of parameter space was uncovered.
- The results are completely unexpected and amazing from a physical point of view: behaviors are being evolved that were not known to be physically possible.
  - This includes anti-correlated attosecond harmonics in quantum systems.
  - The ability to move beyond the nanoscale to the attoscale is a major breakthrough, and the potential applications of controlling the behavior of materials at atomic level are enormous.
- Human can probe quantum systems, but are not capable of exploring different quantum behaviors in a fast automated fashion. In a sense, the results are beyond human competitive.

Bartels, R. et al.: Learning from Learning Algorithms: Applications to attosecond dynamics of high-harmonic generation. Physical Review A. 70(1):1-5 (2004)

# A new class of computing devices

| Property                                       | Common computers | Brain | Evolved devices |
|------------------------------------------------|------------------|-------|-----------------|
| I/O behavior can be interpreted as computing   | YES              | YES   | YES             |
| An abstract model exists before implementation | YES              | NO    | NO              |
| The required behavior is specified beforehand  | YES              | NO    | YES             |
| Engineers can design&build                     | YES              | NO    | YES             |
| Device is a computing mechanism                | YES              | ?     | ?               |

- Physical realization is crucial for some evolved computing devices!!!
- · We are not able to create an abstract model of their behaviors.
- See Sekanina, L.: Evolved Computing Devices and the Implementation Problem. Minds and Machines (to appear)

# Conclusions

- Elementary concepts of evolutionary circuit design and evolvable hardware introduced in this tutorial.
- There are very nice applications of evolutionary circuit design and evolvable hardware!
- Some important topics omitted, for example, embryonics, developmental encodings etc.
- A computer science reflection of evolutionary circuit design presented – evolved systems exhibit a very unusual combination of properties when compared with computing devices designed conventionally.

65

#### References – evolvable hardware

- Gordon, T., Bentley, P.: On Evolvable Hardware. Soft Computing in Industrial Electronics, ed by Ovaska, S., Sztandera, L. (Physica-Verlag, Heidelberg 2001) pp 279–323
- Harding, S., Miller, J.: Evolution in materio: Initial experiments with liquid crystal. In: EH'04: Proc. of 2004 NASA/DoD Conference on Evolvable Hardware, ed by Zebulum, R. et al., Seattle, USA, 2004 (IEEE Computer Society, Los Alamitos 2004) pp 298—305
- Higuchi, T. et al.: Evolving Hardware with Genetic Learning: A First Step Towards Building a Darwin Machine. In: SAB'92: Proc. of the 2nd International Conference on Simulated Adaptive Behaviour (MIT Press, Cambridge MA 1993) pp 417-424
- Higuchi, T. et al.: Real-world applications of analog and digital evolvable hardware. IEEE Trans. on Evolutionary Computation. 3(3), 220-235 (1999)
- Koza, J. R. et al.: Genetic Programming III: Darwinian Invention and Problem Solving (Morgan Kaufmann Publishers, San Francisco CA 1999)
- Matoušek, R.: Reconfigurable Designs in FPGAs. Postgraduate Study Report FEL ČVUT Prague, DC-PSR-2003-10, 2003, 43 p.
- Miller, J., Job, D., Vassilev, V.: Principles in the evolutionary design of digital circuits -Part I. Genetic Programming and Evolvable Machines. 1 (1), 8-35 (2000)
- Sipper, M. et al: A phylogenetic, ontogenetic, and epigenetic view of bio-inspired hardware systems. IEEE Trans. on Evolutionary Computation. 1 (1), 83-93 (1997)

66

## Other references

- Bartels, R. et al.: Learning from Learning Algorithms: Applications to attosecond dynamics of high-harmonic generation. Physical Review A, 70 (1):1-5 (2004)
- Copeland B. J.: What is Computation? Synthese. 108, 335-359 (1996)
- Deutsch, D.: Quantum theory, the Church-Turing principle and the universal quantum computer. Proceedings of the Royal Society London A, A400:97-117 (1985)
- Johnson, C. G.: What Kinds of Natural Processes Can be Regarded as Computations? In: Computation in Cells and Tissues: Perspectives and Tools of Thought. Paton T. (ed) (Springer, Berlin Heidelberg New York 2004)
- van Leeuwen, J., Wiedermann, J.: The Turing Machine Paradigm in Contemporary Computing. In: Mathematics Unlimited -- 2001 and Beyond (Springer, Berlin Heidelberg New York 2001) pp 1139—1155
- Piccinini, G.: Computations and Computers in the Sciences of Mind and Brain. PhD thesis, University of Pittsburgh (2003) pp 323
- Scheutz, M.: When Physical Systems Realize Functions ... Minds and Machines. 9(2), 161-196 (1999)
- Searle, J.: Is the Brain a Digital Computer? Proceedings and Addresses of the American Philosophical Association 64, 21-37 (1990)
- Sekanina, L.: Evolvable Components: From Theory to Hardware Implementations. Natural Computing Series (Springer, Berlin Heidelberg New York 2004)
- Sekanina, L.: Evolutionary Approach to the Implementation problem. Habilitation thesis, Brno University of Technology, 2006
- Teuscher Ch. (ed.): Alan Turing: Life and Legacy of a Great Thinker (Springer, Berlin Heidelberg New York 2004)

- Stoica, A., Keymeulen, D., Arslan, T., Duong, V., Zebulum, R., Ferguson I., Guo, X.: Circuit Self-Recovery Experiments in Extreme Environments. In: EH'04: Proc. of the 2004 NASA/DoD Workshop on Evolvable Hardware, ed by Zebulum, R. et al., Seattle USA, 2004 (IEEE Computer Society, Los Alamitos 2004) pp 142-145
- Stoica, A.: Evolvable Hardware for Autonomous Systems. Tutorial CEC, GECCO (2004)
- Thompson, A.: Hardware Evolution: Automatic Design of Electronic Circuits in Reconfigurable Hardware by Artificial Evolution. Distinguished Dissertation Series (Springer, London 1998)
- Thompson, A., Layzell, P., Zebulum, R. S.: Explorations in design space: unconventional electronics design through artificial evolution. IEEE Trans. on Evolutionary Computation. 3(3), 167-196 (1999)
- Tour J. M.: Molecular Electronics. World Scientific (2003)
- Yao, X., Higuchi, T.: Promises and Challenges of Evolvable Hardware. In: ICES'96: Proc. of the 1st International Conference on Evolvable Systems: From Biology to Hardware, ed by Higuchi, T. et al., Tsukuba, Japan, 1996. Lecture Notes in Computer Science, vol 1259 (Springer, Berlin Heidelberg New York 1997) pp 55-78
- Zebulum, R., Pacheco, M., Vellasco, M.: Evolutionary Electronics Automatic Design of Electronic Circuits and Systems by Genetic Algorithms (CRC Press, Boca Raton 2002)

## References – Books on EHW

- Greenwood, G., Tyrrell, A.: Introduction to Evolvable Hardware. A Practical Guide for Designing Self-Adaptive Systems. IEEE Press Series on Computational Intelligence, 2006
- Higuchi, T., Liu, Y., Yao, X.: Evolvable Hardware. Springer Verlag, 2006
- Koza, J. R. et al.: Genetic Programming III: Darwinian Invention and Problem Solving (Morgan Kaufmann Publishers, San Francisco CA 1999)
- Koza, J. R. et al.: Genetic Programming IV: Routine Human-Competitive Machine Intelligence, Kluwer Academic Publishers, 2003
- Nedjah N., Mourelle, L. M.: Evolvable Machines. Studies in Fuzziness and Soft Computing. Springer Verlag, 2005
- Sekanina, L.: Evolvable Components From Theory to Hardware Implementations, Berlin, DE, Springer, 2004, 194 p.
- Sipper, M.: Evolution of Parallel Cellular Machines The Cellular Programming Approach. LNCS 1194, Springer, 1997, 198 p.
- Thompson, A.: Hardware Evolution: Automatic design of electronic circuits in reconfigurable hardware by artificial evolution, Distinguished dissertation series, Springer Verlag, 1998
- Zebulum, R., Pacheco, M., Vellasco, M.: Evolutionary Electronics Automatic Design of Electronic Circuits and Systems by Genetic Algorithms. CRC Press, Boca Raton, 2002

69

#### Forthcoming conferences on EHW in 2007

- Evolvable Systems: From Biology to Hardware (ICES) – Wuhan, China
   http://www.eccug.cn/ices2007.html
- NASA/ESA Adaptive Hardware and Systems Conference (AHS) – Edinburgh, UK
   http://www.see.ed.ac.uk/ahs2007/AHS.htm
- Special tracks at GECCO, CEC, FPL



